## Assignment 4

 Design the <u>minimum</u> logic for the MAP module that selects the ALU operations according to the following table. a) First fill table accounting for any possible "don't cares," b) derive the minimal equations for the select lines s2, s1, and so. c) draw the logic for s2, s1, and so using AND/OR/NOT gates.



2 a) Draw a 3-bit Adder-Subtractor module with Overflow detection with Full Adders (FA) and XOR gates. Use FA symbols and XOR gates in your implementation and label all your wires with numerical sub indexes, i.e. a[0-2], b[0-2], ci[0-2], co[0-3], sum[0-2],



b). Using your 4-bit Adder-Subtractor drawing, show the inputs and outputs values as well as the values of each wire involved when it performs the following operation.

where: A = 2 and B = 2

| c00      | a0         | c0     | al                  | bl | a2                                    | b2        | sum0      | suml            | sum2    | overflow |
|----------|------------|--------|---------------------|----|---------------------------------------|-----------|-----------|-----------------|---------|----------|
| 1        | 0          | 0      | 1                   | 1  | 0                                     | 0         | 0, ,      | 0               | 0       | . 0      |
| 17.      |            |        |                     |    |                                       |           |           |                 |         |          |
| c00      | <u>•</u>   |        |                     |    |                                       |           |           |                 |         |          |
| · · · a0 | <b>⊕</b> ⊢ | -17    | $\overline{}$       |    |                                       | in:       |           |                 |         |          |
| co       |            | :::}}: | : : ) <del></del> . |    | <u></u>                               | out :::   |           |                 |         |          |
|          |            | - 1 L- |                     |    |                                       | c01       |           | : : : : :       |         |          |
| : : :a1  |            | 17     |                     |    | · · · · · · · · · · · · · · · · · · · | in:       |           |                 |         |          |
| : : b1   | 0          | :::}}: |                     |    | Ċ C                                   | out · · · | - Wsun    | "! : : : :      |         |          |
| a2       | lol ∟      | 1 L    | <u> </u>            |    |                                       | c02       |           | : : : : :       |         |          |
|          | <u> </u>   | 4/-    |                     |    | · · · ·                               | in:       |           |                 |         |          |
| b2       |            | }}     | <u> </u>            |    | 🚤                                     | sut : :   | sun       | 12              |         |          |
|          |            | - 1 L  |                     |    |                                       | c03 · ·   | : <u></u> |                 |         |          |
|          |            |        |                     |    |                                       | : : : -   | 11        | \ \ \ \ \ \ \ \ |         |          |
|          |            |        |                     |    |                                       |           | リノ        | /               | oventow |          |
|          |            |        |                     |    |                                       |           |           |                 |         |          |

3. Perform the Floating-Point Arithmetic Operation. Sum = A + B given that

$$A = 9.25$$
 and  $B = 5.625$ 

Assume that A and B are 16-Bit FP numbers consisting of the following:

1-bit sign,

7-bit exponent

bias = 63

8-bit fraction

Use the procedure outlined in page 133-135 of the textbook. Show your work below.

Write the binary representation of A, B and their Sum. The IEEE scientific format is 1.F x 2<sup>E</sup>

| 16 | 8 | 4 | 2 | 1 | .5 | .25 | .125 | .0625 | .03125 |
|----|---|---|---|---|----|-----|------|-------|--------|
| 0  | 1 | 0 | 0 | 1 | 0  | 1   | 0    | 0     | 0      |
| 0  | 0 | 1 | 1 | 0 | 1  | 0   | 1    | 0     | 0      |
| +  |   | = |   |   |    |     |      |       |        |
| 0  | 1 | 1 | 1 | 1 | 1  | 1   | 1    | 0     | 0      |

A 
$$\frac{1}{s}$$
  $\frac{1}{\text{Biased Exponent (E)}}$   $\frac{0}{\text{Fraction(F)}}$   $\frac{0}{\text{Fraction(F)}}$ 

4. The following SR-Latch is built using NAND gates. Find the final values for the outputs Q and \(\overline{Q}\) for all latch combinations. Indicate if the function would be set/reset/(hold last Q)/invalid for each specific value of s and r. Show your work and summarize your results in the table below.



| s | r | q | $\overline{q}$ | function                    |
|---|---|---|----------------|-----------------------------|
| 0 | 0 | 1 | 1              | Reset q and q to 1          |
| 0 | 1 | 1 | 0              | Set q to 1                  |
| 1 | 0 | 0 | 1              | Set q to 0                  |
| 1 | 1 | - | -              | Invalid, causes oscillation |



s=0, r=0 sets q and  $\overline{q}$  to 1



s=0, r=1 sets q = 1 and  $\overline{q} = 0$ 



s=1, r=0 sets q = 0 and  $\overline{q} = 1$ 



s=1, r=1 will store the last value of q if q !=  $\bar{q}$ , but causes oscillation if q =  $\bar{q}$ .

5) The following circuit is built using one AND gate and one NAND gate. Find the final values for the outputs p and q of the of the circuit for all combinations. Show your work and summarize your results in the table below. Briefly explain why or why not it could be used as a Latch.



| х | у | р | $\overline{q}$ | function                    |
|---|---|---|----------------|-----------------------------|
| 0 | 0 | 0 | 1              | Sets p to 0                 |
| 0 | 1 | 0 | 1              | Sets p to 0                 |
| 1 | 0 | 1 | 1              | Sets p to 1                 |
| 1 | 1 | - | -              | Invalid, causes oscillation |

This cannot be used as a latch, as it functions as a wire for p=x and q=1, but adds an oscillation case. It also will not store the value of p when turned off, so it has no "memory" so to speak.



Draw the data that is stored by either a D-Latch or a D-FF. Assume that the initial values for each is zero.

